## **Instruction Set**

Refer to Table 1, which shows all the M68HC11 instructions in all possible addressing modes. For each instruction, the table shows the operand construction, the number of machine code bytes, and execution time in CPU E-clock cycles.

Table 1. Instruction Set (Sheet 1 of 8)

| Mnemonic   | Operation                  | peration Description Addressing Instruction |                                     |                               |                            |                       |   | tion Condition Codes |   |   |   |   |   |   |  |  |  |  |
|------------|----------------------------|---------------------------------------------|-------------------------------------|-------------------------------|----------------------------|-----------------------|---|----------------------|---|---|---|---|---|---|--|--|--|--|
| Milemonic  | Operation                  | Description                                 | Mode                                | Opcode                        | Operand                    | Cycles                | s | X                    | Н | I | N | Z | ٧ | С |  |  |  |  |
| ABA        | Add<br>Accumulators        | $A + B \Rightarrow A$                       | INH                                 | 1B                            | _                          | 2                     | _ | _                    | Δ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| ABX        | Add B to X                 | IX + (00 : B) ⇒ IX                          | INH                                 | 3A                            | _                          | 3                     | _ | _                    | _ | _ | _ | _ | _ | _ |  |  |  |  |
| ABY        | Add B to Y                 | IY + (00 : B) ⇒ IY                          | INH                                 | 18 3A                         | _                          | 4                     | _ | _                    | _ | _ | _ | _ | _ | _ |  |  |  |  |
| ADCA (opr) | Add with Carry<br>to A     | $A + M + C \Rightarrow A$                   | A IMM A DIR A EXT A IND,X A IND,Y   | 89<br>99<br>B9<br>A9<br>18 A9 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _                    | Δ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| ADCB (opr) | Add with Carry<br>to B     | $B + M + C \Rightarrow B$                   | B IMM B DIR B EXT B IND,X B IND,Y   | C9<br>D9<br>F9<br>E9          | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _                    | Δ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| ADDA (opr) | Add Memory to<br>A         | $A + M \Rightarrow A$                       | A IMM A DIR A EXT A IND,X A IND,Y   | 8B<br>9B<br>BB<br>AB<br>18 AB | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _                    | Δ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| ADDB (opr) | Add Memory to<br>B         | B + M ⇒ B                                   | B IMM B DIR B EXT B IND,X B IND,Y   | CB<br>DB<br>FB<br>EB<br>EB    | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _                    | Δ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| ADDD (opr) | Add 16-Bit to D            | $D + (M : M + 1) \Rightarrow D$             | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | C3<br>D3<br>F3<br>E3<br>18 E3 | jj kk<br>dd<br>hh II<br>ff | 4<br>5<br>6<br>6<br>7 | _ | _                    | _ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| ANDA (opr) | AND A with<br>Memory       | $A \bullet M \Rightarrow A$                 | A IMM A DIR A EXT A IND,X A IND,Y   | 84<br>94<br>B4<br>A4<br>18 A4 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _                    | _ | _ | Δ | Δ | 0 | _ |  |  |  |  |
| ANDB (opr) | AND B with<br>Memory       | $B \bullet M \Rightarrow B$                 | B IMM B DIR B EXT B IND,X B IND,Y   | C4<br>D4<br>F4<br>E4<br>18 E4 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _                    | _ | _ | Δ | Δ | 0 | _ |  |  |  |  |
| ASL (opr)  | Arithmetic Shift<br>Left   | C b7 b0                                     | EXT<br>IND,X<br>IND,Y               | 78<br>68<br>18 68             | hh II<br>ff<br>ff          | 6<br>6<br>7           | _ | _                    | _ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| ASLA       | Arithmetic Shift<br>Left A | C b7 b0                                     | A INH                               | 48                            | _                          | 2                     | _ | _                    | _ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| ASLB       | Arithmetic Shift<br>Left B | C b7 b0                                     | B INH                               | 58                            | _                          | 2                     | _ | _                    | _ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| ASLD       | Arithmetic Shift<br>Left D | ← ← ← 0<br>C b7 A b0 b7 B b0                | INH                                 | 05                            | _                          | 3                     | _ | _                    | _ | _ | Δ | Δ | Δ | Δ |  |  |  |  |

M68HC11E Series Programming Reference Guide, Rev. 2.1

#### lable 1. Ilistruction Set (Sheet 2 of 6)

|                      |                               |                                           | Addressing         | Instruction |                      |        |   | Condition Codes |   |   |   |   |   |   |  |  |  |
|----------------------|-------------------------------|-------------------------------------------|--------------------|-------------|----------------------|--------|---|-----------------|---|---|---|---|---|---|--|--|--|
| Mnemonic             | Operation                     | Description                               | Mode               | Opcode      | Operand              | Cycles | s | Х               | Н | 1 | N | z | ٧ | С |  |  |  |
| ASR                  | Arithmetic Shift              |                                           | EXT                | 77          | hh II                | 6      | _ | _               | _ | _ | Δ | Δ | Δ | Δ |  |  |  |
|                      | Right                         | b7 b0 C                                   | IND,X<br>IND,Y     | 67<br>18 67 | ff<br>ff             | 6<br>7 |   |                 |   |   |   |   |   |   |  |  |  |
| ASRA                 | Arithmetic Shift              | _                                         | A INH              | 47          | _                    | 2      | _ | _               | _ | _ | Δ | Δ | Δ | Δ |  |  |  |
|                      | Right A                       | b7 b0 C                                   |                    |             |                      |        |   |                 |   |   |   |   |   |   |  |  |  |
| ASRB                 | Arithmetic Shift<br>Right B   |                                           | B INH              | 57          | _                    | 2      | _ | _               | _ | _ | Δ | Δ | Δ | Δ |  |  |  |
|                      | Tilgitt D                     | b7 b0 C                                   |                    |             |                      |        |   |                 |   |   |   |   |   |   |  |  |  |
| BCC (rel)            | Branch if Carry<br>Clear      | ? C = 0                                   | REL                | 24          | rr                   | 3      | _ | _               | - | - | _ | - | - | - |  |  |  |
| BCLR (opr)<br>(msk)  | Clear Bit(s)                  | $M \bullet (\overline{mm}) \Rightarrow M$ | DIR<br>IND,X       | 15<br>1D    | dd mm<br>ff mm       | 6<br>7 | _ | _               | _ | _ | Δ | Δ | 0 | _ |  |  |  |
| (IIISK)              |                               |                                           | IND,X<br>IND,Y     | 18 1D       | ff mm                | 8      |   |                 |   |   |   |   |   |   |  |  |  |
| BCS (rel)            | Branch if Carry<br>Set        | ? C = 1                                   | REL                | 25          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BEQ (rel)            | Branch if = Zero              | ? Z = 1                                   | REL                | 27          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BGE (rel)            | Branch if ∆ Zero              | ? N ⊕ V = 0                               | REL                | 2C          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BGT (rel)            | Branch if > Zero              | ? Z + (N ⊕ V) = 0                         | REL                | 2E          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BHI (rel)            | Branch if<br>Higher           | ? C + Z = 0                               | REL                | 22          | rr                   | 3      | _ |                 | _ | _ | _ |   |   | _ |  |  |  |
| BHS (rel)            | Branch if<br>Higher or Same   | ? C = 0                                   | REL                | 24          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BITA (opr)           | Bit(s) Test A<br>with Memory  | A • M                                     | A IMM<br>A DIR     | 85<br>95    | ii<br>dd             | 2      | _ | _               | _ | - | Δ | Δ | 0 | _ |  |  |  |
|                      | with McHory                   |                                           | A EXT              | B5          | hh II                | 4      |   |                 |   |   |   |   |   |   |  |  |  |
|                      |                               |                                           | A IND,X<br>A IND,Y | A5<br>18 A5 | ff<br>ff             | 4<br>5 |   |                 |   |   |   |   |   |   |  |  |  |
| BITB (opr)           | Bit(s) Test B<br>with Memory  | B • M                                     | B IMM<br>B DIR     | C5<br>D5    | ii<br>dd             | 2 3    | _ | _               | - | _ | Δ | Δ | 0 | _ |  |  |  |
|                      | with Memory                   |                                           | B EXT              | F5          | hh II                | 4      |   |                 |   |   |   |   |   |   |  |  |  |
|                      |                               |                                           | B IND,X<br>B IND,Y | E5<br>18 E5 | ff                   | 4<br>5 |   |                 |   |   |   |   |   |   |  |  |  |
| BLE (rel)            | Branch if $\Delta$ Zero       | ? Z + (N ⊕ V) = 1                         | REL                | 2F          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BLO (rel)            | Branch if Lower               | ? C = 1                                   | REL                | 25          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BLS (rel)            | Branch if Lower or Same       | ? C + Z = 1                               | REL                | 23          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BLT (rel)            | Branch if < Zero              | ? N ⊕ V = 1                               | REL                | 2D          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BMI (rel)            | Branch if Minus               | ? N = 1                                   | REL                | 2B          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BNE (rel)            | Branch if not = Zero          | ? Z = 0                                   | REL                | 26          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BPL (rel)            | Branch if Plus                | ? N = 0                                   | REL                | 2A          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BRA (rel)            | Branch Always                 | ? 1 = 1                                   | REL                | 20          | rr                   | 3      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BRCLR(opr)<br>(msk)  | Branch if<br>Bit(s) Clear     | ? M • mm = 0                              | DIR<br>IND,X       | 13<br>1F    | dd mm rr<br>ff mm rr | 6<br>7 | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| (rel)                | D 1 N                         | 0.1.0                                     | IND,Y              | 18 1F       | ff mm rr             | 8      |   |                 |   |   |   |   |   |   |  |  |  |
| BRN (rel) BRSET(opr) | Branch Never Branch if Bit(s) | ? 1 = 0<br>? ( <del>M</del> ) • mm = 0    | REL<br>DIR         | 21<br>12    | rr<br>dd mm rr       | 3<br>6 | _ | _               | _ | _ |   | _ | _ |   |  |  |  |
| (msk)                | Set                           | ! (IVI) • IIIIII = 0                      | IND,X<br>IND,Y     | 1E<br>18 1E | ff mm rr             | 7 8    |   |                 |   |   |   | _ | _ |   |  |  |  |
| BSET (opr)           | Set Bit(s)                    | $M + mm \Rightarrow M$                    | DIR                | 14          | dd mm                | 6      | _ | _               | _ | _ | Δ | Δ | 0 | _ |  |  |  |
| (msk)                |                               |                                           | IND,X<br>IND,Y     | 1C<br>18 1C | ff mm<br>ff mm       | 7<br>8 |   |                 |   |   |   |   |   |   |  |  |  |
| BSR (rel)            | Branch to<br>Subroutine       | See Figure 3–2                            | REL                | 8D          | rr                   | 6      | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |
| BVC (rel)            | Branch if<br>Overflow Clear   | ? V = 0                                   | REL                | 28          | rr                   | 3      | _ |                 | _ | _ |   | _ | _ | _ |  |  |  |

# M68HC11E Series Programming Reference Guide, Rev. 2.1

#### Table 1. Ilistruction Set (Sheet 3 of

|            |                                   |                     | Addressing                          | a | li                         | nstruction                 |                       |   |   | C | onditio | on Cod | des |   |   |
|------------|-----------------------------------|---------------------|-------------------------------------|---|----------------------------|----------------------------|-----------------------|---|---|---|---------|--------|-----|---|---|
| Mnemonic   | Operation                         | Description         | Mode                                |   | code                       | Operand                    | Cycles                | S | Х | Н | I       | N      | Z   | ٧ | С |
| BVS (rel)  | Branch if<br>Overflow Set         | ? V = 1             | REL                                 |   | 29                         | rr                         | 3                     | _ | _ | _ | _       | _      | _   | _ | _ |
| CBA        | Compare A to B                    | A – B               | INH                                 |   | 11                         | _                          | 2                     | _ | _ | _ | _       | Δ      | Δ   | Δ | Δ |
| CLC        | Clear Carry Bit                   | 0 ⇒ C               | INH                                 |   | 0C                         | _                          | 2                     | _ | _ | _ | _       | _      | _   | _ | 0 |
| CLI        | Clear Interrupt<br>Mask           | 0 ⇒ I               | INH                                 |   | 0E                         | _                          | 2                     | - | _ | _ | 0       | -      | -   | _ | _ |
| CLR (opr)  | Clear Memory<br>Byte              | $0 \Rightarrow M$   | EXT<br>IND,X<br>IND,Y               |   | 7F<br>6F<br>6F             | hh II<br>ff<br>ff          | 6<br>6<br>7           | _ | _ | _ | _       | 0      | 1   | 0 | 0 |
| CLRA       | Clear<br>Accumulator A            | $0 \Rightarrow A$   | A INH                               |   | 4F                         | _                          | 2                     | _ | _ | - | -       | 0      | 1   | 0 | 0 |
| CLRB       | Clear<br>Accumulator B            | 0 ⇒ B               | B INH                               |   | 5F                         | _                          | 2                     | _ | _ | _ | _       | 0      | 1   | 0 | 0 |
| CLV        | Clear Overflow<br>Flag            | $0\RightarrowV$     | INH                                 |   | 0A                         | _                          | 2                     | _ | _ | _ | _       | -      | _   | 0 | _ |
| CMPA (opr) | Compare A to<br>Memory            | A – M               | A IMM A DIR A EXT A IND,X A IND,Y   |   | 81<br>91<br>B1<br>A1<br>A1 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _ | _ | _       | Δ      | Δ   | Δ | Δ |
| CMPB (opr) | Compare B to<br>Memory            | B – M               | B IMM B DIR B EXT B IND,X B IND,Y   |   | C1<br>D1<br>F1<br>E1       | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _ | _ | _       | Δ      | Δ   | Δ | Δ |
| COM (opr)  | Ones<br>Complement<br>Memory Byte | \$FF − M ⇒ M        | EXT<br>IND,X<br>IND,Y               |   | 73<br>63<br>63             | hh II<br>ff<br>ff          | 6<br>6<br>7           | _ | _ | _ | _       | Δ      | Δ   | 0 | 1 |
| COMA       | Ones<br>Complement<br>A           | \$FF – A ⇒ A        | A INH                               |   | 43                         | _                          | 2                     | _ | _ | _ | _       | Δ      | Δ   | 0 | 1 |
| СОМВ       | Ones<br>Complement<br>B           | \$FF – B ⇒ B        | B INH                               |   | 53                         | _                          | 2                     | _ | _ | _ | _       | Δ      | Δ   | 0 | 1 |
| CPD (opr)  | Compare D to<br>Memory 16-Bit     | D – M : M + 1       | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y |   | 83<br>93<br>B3<br>A3<br>A3 | jj kk<br>dd<br>hh II<br>ff | 5<br>6<br>7<br>7<br>7 | _ | _ | _ | _       | Δ      | Δ   | Δ | Δ |
| CPX (opr)  | Compare X to<br>Memory 16-Bit     | IX – M : M + 1      | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y |   | 8C<br>9C<br>BC<br>AC<br>AC | jj kk<br>dd<br>hh II<br>ff | 4<br>5<br>6<br>6<br>7 | _ | _ | _ | _       | Δ      | Δ   | Δ | Δ |
| CPY (opr)  | Compare Y to<br>Memory 16-Bit     | IY - M : M + 1      | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y |   | 8C<br>9C<br>BC<br>AC<br>AC | jj kk<br>dd<br>hh II<br>ff | 5<br>6<br>7<br>7<br>7 | _ | _ | _ | _       | Δ      | Δ   | Δ | Δ |
| DAA        | Decimal Adjust<br>A               | Adjust Sum to BCD   | INH                                 |   | 19                         | _                          | 2                     | _ | _ | _ | _       | Δ      | Δ   | Δ | Δ |
| DEC (opr)  | Decrement<br>Memory Byte          | $M-1 \Rightarrow M$ | EXT<br>IND,X<br>IND,Y               |   | 7A<br>6A<br>6A             | hh II<br>ff<br>ff          | 6<br>6<br>7           | _ | _ | _ | _       | Δ      | Δ   | Δ | _ |
| DECA       | Decrement<br>Accumulator<br>A     | A − 1 ⇒ A           | A INH                               |   | 4A                         | _                          | 2                     | _ | _ | _ | _       | Δ      | Δ   | Δ | _ |
| DECB       | Decrement<br>Accumulator<br>B     | B − 1 ⇒ B           | B INH                               |   | 5A                         | _                          | 2                     | _ | _ | _ | _       | Δ      | Δ   | Δ | _ |

# M68HC11E Series Programming Reference Guide, Rev. 2.1

#### Table 1. Ilistruction Set (Sheet 4 of 6)

|            |                                  |                                             | Addressing                          | Ir                            | struction                  |                       |   |   | Co | nditio | n Coc | odes |   |   |  |  |
|------------|----------------------------------|---------------------------------------------|-------------------------------------|-------------------------------|----------------------------|-----------------------|---|---|----|--------|-------|------|---|---|--|--|
| Mnemonic   | Operation                        | Description                                 | Mode                                | Opcode                        | Operand                    | Cycles                | s | Х | Н  | ı      | N     | Z    | ٧ | С |  |  |
| DES        | Decrement<br>Stack Pointer       | SP − 1 ⇒ SP                                 | INH                                 | 34                            | _                          | 3                     | _ | _ | _  | _      | _     | _    | _ | _ |  |  |
| DEX        | Decrement<br>Index Register<br>X | $IX - 1 \Rightarrow IX$                     | INH                                 | 09                            | _                          | 3                     | _ | _ | _  | _      | _     | Δ    | _ | _ |  |  |
| DEY        | Decrement<br>Index Register<br>Y | IY − 1 ⇒ IY                                 | INH                                 | 18 09                         | _                          | 4                     | _ | _ | _  | _      | _     | Δ    | _ | _ |  |  |
| EORA (opr) | Exclusive OR A with Memory       | $A \oplus M \Rightarrow A$                  | A IMM A DIR A EXT A IND,X A IND,Y   | 88<br>98<br>B8<br>A8<br>18 A8 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _ | _  | _      | Δ     | Δ    | 0 | _ |  |  |
| EORB (opr) | Exclusive OR B with Memory       | $B \oplus M \Rightarrow B$                  | B IMM B DIR B EXT B IND,X B IND,Y   | C8<br>D8<br>F8<br>E8          | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _ | _  | _      | Δ     | Δ    | 0 | _ |  |  |
| FDIV       | Fractional<br>Divide 16 by 16    | $D/IX\RightarrowIX;r\RightarrowD$           | INH                                 | 03                            | _                          | 41                    | _ | _ | _  | _      | _     | Δ    | Δ | Δ |  |  |
| IDIV       | Integer Divide<br>16 by 16       | $D  /  IX \Rightarrow IX;  r \Rightarrow D$ | INH                                 | 02                            | _                          | 41                    | _ | _ | _  | _      | _     | Δ    | 0 | Δ |  |  |
| INC (opr)  | Increment<br>Memory Byte         | $M + 1 \Rightarrow M$                       | EXT<br>IND,X<br>IND,Y               | 7C<br>6C<br>18 6C             | hh II<br>ff<br>ff          | 6<br>6<br>7           | _ | _ | _  | _      | Δ     | Δ    | Δ | _ |  |  |
| INCA       | Increment<br>Accumulator<br>A    | A + 1 ⇒ A                                   | A INH                               | 4C                            | _                          | 2                     | _ | _ | _  | _      | Δ     | Δ    | Δ | _ |  |  |
| INCB       | Increment<br>Accumulator<br>B    | B + 1 ⇒ B                                   | B INH                               | 5C                            | _                          | 2                     | _ | _ | _  | _      | Δ     | Δ    | Δ | _ |  |  |
| INS        | Increment<br>Stack Pointer       | $SP + 1 \Rightarrow SP$                     | INH                                 | 31                            | _                          | 3                     | _ | _ | _  | _      | _     | _    | - | _ |  |  |
| INX        | Increment<br>Index Register<br>X | $IX + 1 \Rightarrow IX$                     | INH                                 | 08                            | _                          | 3                     | _ | _ | _  | _      | _     | Δ    | - | _ |  |  |
| INY        | Increment<br>Index Register<br>Y | IY + 1 ⇒ IY                                 | INH                                 | 18 08                         | _                          | 4                     | _ | - | _  | _      | _     | Δ    | _ | _ |  |  |
| JMP (opr)  | Jump                             | See Figure 3–2                              | EXT<br>IND,X<br>IND,Y               | 7E<br>6E<br>18 6E             | hh II<br>ff<br>ff          | 3<br>3<br>4           | _ | _ | _  | _      | _     | _    | - | _ |  |  |
| JSR (opr)  | Jump to<br>Subroutine            | See Figure 3–2                              | DIR<br>EXT<br>IND,X<br>IND,Y        | 9D<br>BD<br>AD<br>18 AD       | dd<br>hh II<br>ff<br>ff    | 5<br>6<br>6<br>7      | _ | _ | _  | _      | _     | _    | _ | _ |  |  |
| LDAA (opr) | Load<br>Accumulator<br>A         | $M\RightarrowA$                             | A IMM A DIR A EXT A IND,X A IND,Y   | 86<br>96<br>B6<br>A6<br>18 A6 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _ | _  | _      | Δ     | Δ    | 0 | _ |  |  |
| LDAB (opr) | Load<br>Accumulator<br>B         | $M\RightarrowB$                             | B IMM B DIR B EXT B IND,X B IND,Y   | C6<br>D6<br>F6<br>E6<br>18 E6 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _ | _  | _      | Δ     | Δ    | 0 | _ |  |  |
| LDD (opr)  | Load Double<br>Accumulator<br>D  | $M \Rightarrow A, M + 1 \Rightarrow B$      | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | CC<br>DC<br>FC<br>EC<br>18 EC | jj kk<br>dd<br>hh II<br>ff | 3<br>4<br>5<br>5<br>6 | _ | _ | _  | _      | Δ     | Δ    | 0 | _ |  |  |

## M68HC11E Series Programming Reference Guide, Rev. 2.1

#### Table 1. Illatidetion Set (Sileet 3 of

|            |                                    |                                       | 1                                   | 1                                         | nstruction                       |                            |   | Condition Codes |   |   |   |   |   |   |
|------------|------------------------------------|---------------------------------------|-------------------------------------|-------------------------------------------|----------------------------------|----------------------------|---|-----------------|---|---|---|---|---|---|
| Mnemonic   | Operation                          | Description                           | Addressing<br>Mode                  | Opcode                                    | Operand                          | Cycles                     | S | Х               | Н | I | N | Z | V | С |
| LDS (opr)  | Load Stack<br>Pointer              | M : M + 1 ⇒ SP                        | IMM<br>DIR<br>EXT<br>IND,X          | 8E<br>9E<br>BE<br>AE                      | jj kk<br>dd<br>hh II<br>ff       | 3<br>4<br>5<br>5           | _ | _               | _ | _ | Δ | Δ | 0 | _ |
| LDX (opr)  | Load Index<br>Register<br>X        | M : M + 1 ⇒ IX                        | IND,Y  IMM DIR EXT IND,X IND,Y      | CE DE FE EE CD EE                         | ff<br>jj kk<br>dd<br>hh II<br>ff | 6<br>3<br>4<br>5<br>5<br>6 | _ | _               | _ | _ | Δ | Δ | 0 | _ |
| LDY (opr)  | Load Index<br>Register<br>Y        | M : M + 1 ⇒ IY                        | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18 CE<br>18 DE<br>18 FE<br>1A EE<br>18 EE | jj kk<br>dd<br>hh II<br>ff       | 4<br>5<br>6<br>6           | _ | _               | _ | _ | Δ | Δ | 0 | _ |
| LSL (opr)  | Logical Shift<br>Left              |                                       | EXT<br>IND,X<br>IND,Y               | 78<br>68<br>18 68                         | hh II<br>ff<br>ff                | 6<br>6<br>7                | _ | _               | _ | _ | Δ | Δ | Δ | Δ |
| LSLA       | Logical Shift<br>Left A            | C b7 b0                               | A INH                               | 48                                        | _                                | 2                          | _ | _               | _ | _ | Δ | Δ | Δ | Δ |
| LSLB       | Logical Shift<br>Left B            | ————————————————————————————————————— | B INH                               | 58                                        | _                                | 2                          | _ | _               | _ | _ | Δ | Δ | Δ | Δ |
| LSLD       | Logical Shift<br>Left Double       | C b7 A b0 b7 B b0                     | INH                                 | 05                                        | _                                | 3                          | _ | _               | _ | _ | Δ | Δ | Δ | Δ |
| LSR (opr)  | Logical Shift<br>Right             | 0                                     | EXT<br>IND,X<br>IND,Y               | 74<br>64<br>18 64                         | hh II<br>ff<br>ff                | 6<br>6<br>7                | _ | _               | _ | _ | 0 | Δ | Δ | Δ |
| LSRA       | Logical Shift<br>Right A           | 0 <del></del>                         | A INH                               | 44                                        | _                                | 2                          | _ | _               | _ | _ | 0 | Δ | Δ | Δ |
| LSRB       | Logical Shift<br>Right B           | 0                                     | B INH                               | 54                                        | _                                | 2                          | _ | _               | - | - | 0 | Δ | Δ | Δ |
| LSRD       | Logical Shift<br>Right Double      | 0                                     | INH                                 | 04                                        | _                                | 3                          | _ | _               | _ | _ | 0 | Δ | Δ | Δ |
| MUL        | Multiply 8 by 8                    | $A * B \Rightarrow D$                 | INH                                 | 3D                                        | _                                | 10                         | _ | _               | _ | _ | _ | _ | _ | Δ |
| NEG (opr)  | Two's<br>Complement<br>Memory Byte | 0 − M ⇒ M                             | EXT<br>IND,X<br>IND,Y               | 70<br>60<br>18 60                         | hh II<br>ff<br>ff                | 6<br>6<br>7                | _ | _               | _ | _ | Δ | Δ | Δ | Δ |
| NEGA       | Two's<br>Complement<br>A           | 0 − A ⇒ A                             | A INH                               | 40                                        | _                                | 2                          | _ | -               | - | - | Δ | Δ | Δ | Δ |
| NEGB       | Two's<br>Complement<br>B           | 0 − B ⇒ B                             | B INH                               | 50                                        | _                                | 2                          | _ | _               | _ | _ | Δ | Δ | Δ | Δ |
| NOP        | No operation                       | No Operation                          | INH                                 | 01                                        | _                                | 2                          | _ | _               | _ | _ | _ | _ |   |   |
| ORAA (opr) | OR<br>Accumulator<br>A (Inclusive) | $A + M \Rightarrow A$                 | A IMM A DIR A EXT A IND,X A IND,Y   | 8A<br>9A<br>BA<br>AA<br>18 AA             | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5      | _ | _               | _ | _ | Δ | Δ | 0 | _ |
| ORAB (opr) | OR<br>Accumulator<br>B (Inclusive) | B + M ⇒ B                             | B IMM B DIR B EXT B IND,X B IND,Y   | CA<br>DA<br>FA<br>EA<br>18 EA             | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5      | _ | _               | _ | _ | Δ | Δ | 0 | _ |

# M68HC11E Series Programming Reference Guide, Rev. 2.1

#### Table 1. Instruction Set (Sheet o of o)

|            | 1                                  |                                     | 1                                 | 1                             | struction               |                       | l        |          |   | nditio   | n Cor | laa |   |   |
|------------|------------------------------------|-------------------------------------|-----------------------------------|-------------------------------|-------------------------|-----------------------|----------|----------|---|----------|-------|-----|---|---|
| Mnemonic   | Operation                          | Description                         | Addressing<br>Mode                | Opcode                        | Operand                 | Cycles                | S        | х        | Н | I        | N     | Z   | v | С |
| PSHA       | Push A onto<br>Stack               | $A \Rightarrow Stk,SP = SP - 1$     |                                   | 36                            | — —                     | 3                     | <u> </u> | _        | _ | <u>'</u> | —     | _   |   | _ |
| PSHB       | Push B onto<br>Stack               | $B \Rightarrow Stk, SP = SP - 1$    | B INH                             | 37                            | _                       | 3                     | _        | _        | _ | _        | _     | _   | _ | _ |
| PSHX       | Push X onto<br>Stack (Lo<br>First) | $IX \Rightarrow Stk, SP = SP - 2$   | INH                               | 3C                            | _                       | 4                     | _        | _        | _ | _        | _     | _   | _ | _ |
| PSHY       | Push Y onto<br>Stack (Lo<br>First) | $IY \Rightarrow Stk, SP = SP - 2$   | INH                               | 18 3C                         | _                       | 5                     | _        | -        | - | -        | _     | _   | _ | _ |
| PULA       | Pull A from<br>Stack               | $SP = SP + 1$ , $A \leftarrow Stk$  | A INH                             | 32                            | _                       | 4                     | _        | _        | _ | _        | _     | _   | _ | _ |
| PULB       | Pull B from<br>Stack               | $SP = SP + 1, B \Leftarrow Stk$     | B INH                             | 33                            | _                       | 4                     | _        | _        | _ | _        | _     | _   | _ | _ |
| PULX       | Pull X From<br>Stack (Hi<br>First) | $SP = SP + 2$ , $IX \Leftarrow Stk$ | INH                               | 38                            | _                       | 5                     | _        | _        | _ | _        | _     | _   | _ | _ |
| PULY       | Pull Y from<br>Stack (Hi<br>First) | $SP = SP + 2$ , $IY \Leftarrow Stk$ | INH                               | 18 38                         | _                       | 6                     | _        | _        | _ | _        | _     | _   | _ | _ |
| ROL (opr)  | Rotate Left                        | C b7 b0                             | EXT<br>IND,X<br>IND,Y             | 79<br>69<br>18 69             | hh II<br>ff<br>ff       | 6<br>6<br>7           | _        | -        | _ | _        | Δ     | Δ   | Δ | Δ |
| ROLA       | Rotate Left A                      | C b7 b0                             | A INH                             | 49                            | _                       | 2                     | _        | _        | _ | _        | Δ     | Δ   | Δ | Δ |
| ROLB       | Rotate Left B                      | C b7 b0                             | B INH                             | 59                            | _                       | 2                     | _        | _        | _ | _        | Δ     | Δ   | Δ | Δ |
| ROR (opr)  | Rotate Right                       | b7 b0 C                             | EXT<br>IND,X<br>IND,Y             | 76<br>66<br>18 66             | hh II<br>ff<br>ff       | 6<br>6<br>7           | _        | _        | _ | _        | Δ     | Δ   | Δ | Δ |
| RORA       | Rotate Right A                     | b7 b0 C                             | A INH                             | 46                            | _                       | 2                     | _        | -        | - | -        | Δ     | Δ   | Δ | Δ |
| RORB       | Rotate Right B                     | b7 b0 C                             | B INH                             | 56                            | _                       | 2                     | _        | -        | - | _        | Δ     | Δ   | Δ | Δ |
| RTI        | Return from<br>Interrupt           | See Figure 3–2                      | INH                               | 3B                            | _                       | 12                    | Δ        | <b>\</b> | Δ | Δ        | Δ     | Δ   | Δ | Δ |
| RTS        | Return from<br>Subroutine          | See Figure 3–2                      | INH                               | 39                            | _                       | 5                     | _        | _        | _ | _        | _     | -   | _ | _ |
| SBA        | Subtract B from<br>A               | $A-B\RightarrowA$                   | INH                               | 10                            | _                       | 2                     | _        | -        | - | -        | Δ     | Δ   | Δ | Δ |
| SBCA (opr) | Subtract with<br>Carry from A      | $A-M-C\RightarrowA$                 | A IMM A DIR A EXT A IND,X A IND,Y | 82<br>92<br>B2<br>A2<br>18 A2 | ii<br>dd<br>hh II<br>ff | 2<br>3<br>4<br>4<br>5 | _        | _        | - | _        | Δ     | Δ   | Δ | Δ |
| SBCB (opr) | Subtract with<br>Carry from B      | $B-M-C\RightarrowB$                 | B IMM B DIR B EXT B IND,X B IND,Y | C2<br>D2<br>F2<br>E2<br>18 E2 | ii<br>dd<br>hh II<br>ff | 2<br>3<br>4<br>4<br>5 | _        | _        | _ | _        | Δ     | Δ   | Δ | Δ |
| SEC        | Set Carry                          | 1 ⇒ C                               | INH                               | 0D                            | _                       | 2                     | _        | _        | _ | _        | _     | _   | _ | 1 |
| SEI        | Set Interrupt<br>Mask              | 1 ⇒ I                               | INH                               | 0F                            | _                       | 2                     | _        | _        | _ | 1        | _     | _   | _ | _ |
| SEV        | Set Overflow<br>Flag               | 1 ⇒ V                               | INH                               | 0В                            | _                       | 2                     | _        | _        | _ | -        | _     | _   | 1 | _ |

## M68HC11E Series Programming Reference Guide, Rev. 2.1

#### Table 1. Ilistruction Set (Sheet 7 of t

|            | 1                              |                                        | 1                | . mstruct                           |                      |                            |                            | - · · · · ·           |   | Condition Codes |   |   |   |   |   |   |  |  |  |  |
|------------|--------------------------------|----------------------------------------|------------------|-------------------------------------|----------------------|----------------------------|----------------------------|-----------------------|---|-----------------|---|---|---|---|---|---|--|--|--|--|
| Mnemonic   | Operation                      | Description                            | -                | Addressing                          |                      |                            | struction                  |                       |   |                 |   | 1 |   |   |   |   |  |  |  |  |
|            |                                | -                                      | _                | Mode                                | Op                   | code                       | Operand                    | Cycles                | S | X               | Н | I | N | Z | ٧ | С |  |  |  |  |
| STAA (opr) | Store<br>Accumulator<br>A      | $A\RightarrowM$                        | A<br>A<br>A      | DIR<br>EXT<br>IND,X<br>IND,Y        | 18                   | 97<br>B7<br>A7<br>A7       | dd<br>hh II<br>ff          | 3<br>4<br>4<br>5      | _ | _               | _ | _ | Δ | Δ | 0 | _ |  |  |  |  |
| STAB (opr) | Store<br>Accumulator<br>B      | $B\RightarrowM$                        | B<br>B<br>B      | DIR<br>EXT<br>IND,X<br>IND,Y        | 18                   | D7<br>F7<br>E7<br>E7       | dd<br>hh II<br>ff<br>ff    | 3<br>4<br>4<br>5      | _ | _               | _ | _ | Δ | Δ | 0 | _ |  |  |  |  |
| STD (opr)  | Store<br>Accumulator<br>D      | $A \Rightarrow M, B \Rightarrow M + 1$ |                  | DIR<br>EXT<br>IND,X<br>IND,Y        | 18                   | DD<br>FD<br>ED<br>ED       | dd<br>hh II<br>ff<br>ff    | 4<br>5<br>5<br>6      | _ | _               | _ | _ | Δ | Δ | 0 | _ |  |  |  |  |
| STOP       | Stop Internal<br>Clocks        | _                                      |                  | INH                                 |                      | CF                         | _                          | 2                     | _ | -               | _ | - | _ | - | _ | _ |  |  |  |  |
| STS (opr)  | Store Stack<br>Pointer         | SP ⇒ M : M + 1                         |                  | DIR<br>EXT<br>IND,X<br>IND,Y        | 18                   | 9F<br>BF<br>AF<br>AF       | dd<br>hh II<br>ff<br>ff    | 4<br>5<br>5<br>6      | _ | _               | _ | _ | Δ | Δ | 0 | _ |  |  |  |  |
| STX (opr)  | Store Index<br>Register X      | $IX \Rightarrow M: M+1$                |                  | DIR<br>EXT<br>IND,X<br>IND,Y        | CD                   | DF<br>FF<br>EF<br>EF       | dd<br>hh II<br>ff<br>ff    | 4<br>5<br>5<br>6      |   | _               | _ | _ | Δ | Δ | 0 | _ |  |  |  |  |
| STY (opr)  | Store Index<br>Register Y      | IY ⇒ M : M + 1                         |                  | DIR<br>EXT<br>IND,X<br>IND,Y        | 18<br>18<br>1A<br>18 | DF<br>FF<br>EF<br>EF       | dd<br>hh II<br>ff<br>ff    | 5<br>6<br>6           | _ | _               | _ | _ | Δ | Δ | 0 | _ |  |  |  |  |
| SUBA (opr) | Subtract<br>Memory from<br>A   | A − M ⇒ A                              | A<br>A<br>A<br>A | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18                   | 80<br>90<br>B0<br>A0<br>A0 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _               | _ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| SUBB (opr) | Subtract<br>Memory from<br>B   | B − M ⇒ B                              | A<br>A<br>A<br>A | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18                   | C0<br>D0<br>F0<br>E0<br>E0 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _               | _ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| SUBD (opr) | Subtract<br>Memory from<br>D   | D − M : M + 1 ⇒ D                      |                  | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18                   | 83<br>93<br>B3<br>A3<br>A3 | jj kk<br>dd<br>hh II<br>ff | 4<br>5<br>6<br>6<br>7 | _ | _               | _ | _ | Δ | Δ | Δ | Δ |  |  |  |  |
| SWI        | Software<br>Interrupt          | See Figure 3–2                         |                  | INH                                 |                      | 3F                         | _                          | 14                    | _ | _               | _ | 1 | _ | _ | _ | _ |  |  |  |  |
| TAB        | Transfer A to B                | $A\RightarrowB$                        |                  | INH                                 |                      | 16                         | _                          | 2                     | _ | _               | _ | _ | Δ | Δ | 0 | _ |  |  |  |  |
| TAP        | Transfer A to<br>CC Register   | A⇒CCR                                  |                  | INH                                 |                      | 06                         | _                          | 2                     | Δ | $\downarrow$    | Δ | Δ | Δ | Δ | Δ | Δ |  |  |  |  |
| TBA        | Transfer B to A                | $B \Rightarrow A$                      |                  | INH                                 |                      | 17                         | _                          | 2                     | _ | _               | _ | _ | Δ | Δ | 0 | _ |  |  |  |  |
| TEST       | TEST (Only in<br>Test Modes)   | Address Bus Counts                     |                  | INH                                 |                      | 00                         | _                          | *                     | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |  |
| TPA        | Transfer CC<br>Register to A   | $CCR \Rightarrow A$                    |                  | INH                                 |                      | 07                         | _                          | 2                     | _ | _               | _ | _ | _ | _ | _ | _ |  |  |  |  |
| TST (opr)  | Test for Zero or<br>Minus      | M – 0                                  |                  | EXT<br>IND,X<br>IND,Y               | 18                   | 7D<br>6D<br>6D             | hh II<br>ff<br>ff          | 6<br>6<br>7           | _ | _               | _ | _ | Δ | Δ | 0 | 0 |  |  |  |  |
| TSTA       | Test A for Zero or Minus       | A – 0                                  | Α                | INH                                 |                      | 4D                         | _                          | 2                     | _ | _               | _ | _ | Δ | Δ | 0 | 0 |  |  |  |  |
| TSTB       | Test B for Zero or Minus       | B – 0                                  | В                | INH                                 |                      | 5D                         | _                          | 2                     | _ | -               | _ | _ | Δ | Δ | 0 | 0 |  |  |  |  |
| TSX        | Transfer Stack<br>Pointer to X | SP + 1 ⇒ IX                            |                  | INH                                 |                      | 30                         | _                          | 3                     | _ | -               | _ | - | _ | _ | _ | _ |  |  |  |  |

# M68HC11E Series Programming Reference Guide, Rev. 2.1

#### Table 1. Ilistruction Set (Sheet 6 of 6)

| Masassis | Operation                      | Description                     | Description Addressing Instruction Condition Co |      |         |        |    |   |   |   |   |   |   |   |   |
|----------|--------------------------------|---------------------------------|-------------------------------------------------|------|---------|--------|----|---|---|---|---|---|---|---|---|
| Mnemonic | · · Mode                       | Mode                            | Op                                              | code | Operand | Cycles | s  | Х | Н | ı | N | Z | ٧ | С |   |
| TSY      | Transfer Stack<br>Pointer to Y | SP + 1 ⇒ IY                     | INH                                             | 18   | 30      | _      | 4  | _ | _ | _ | _ | _ | _ | _ | _ |
| TXS      | Transfer X to<br>Stack Pointer | IX − 1 ⇒ SP                     | INH                                             |      | 35      | _      | 3  | _ | _ | _ | _ | _ | _ | _ | _ |
| TYS      | Transfer Y to<br>Stack Pointer | IY − 1 ⇒ SP                     | INH                                             | 18   | 35      | _      | 4  | _ | _ | _ | _ | _ | _ | _ | _ |
| WAI      | Wait for<br>Interrupt          | Stack Regs & WAIT               | INH                                             |      | 3E      | _      | ** | _ | _ | _ | _ | _ | _ | _ | _ |
| XGDX     | Exchange D with X              | $IX\RightarrowD,D\RightarrowIX$ | INH                                             |      | 8F      | _      | 3  | _ | - | - | _ | _ | _ | - | _ |
| XGDY     | Exchange D with Y              | $IY\RightarrowD,D\RightarrowIY$ | INH                                             | 18   | 8F      | _      | 4  | _ | _ | _ | _ | _ | _ | _ | _ |

### Cycle

- \* Infinity or until reset occurs
- 12 cycles are used beginning with the opcode fetch. A wait state is entered which remains in effect for an integer number of MPU E-clock cycles (n) until an interrupt is recognized. Finally, two additional cycles are used to fetch the appropriate interrupt vector (14 + n total).

### Operands

dd = 8-bit direct address (\$0000-\$00FF) (high byte assumed to be \$00)

ff = 8-bit positive offset \$00 (0) to \$FF (255) (is added to index)

hh = High-order byte of 16-bit extended address

ii = One byte of immediate data

jj = High-order byte of 16-bit immediate data kk = Low-order byte of 16-bit immediate data II = Low-order byte of 16-bit extended address

mm = 8-bit mask (set bits to be affected)

rr = Signed relative offset \$80 (-128) to \$7F (+127)

(offset relative to address following machine code offset byte))

### Operators

() Contents of register shown inside parentheses

← Is transferred to

↓ Is pushed onto stack

Boolean AND

Arithmetic addition symbol except where used as inclusive-OR symbol in Boolean formula

⊕ Exclusive-OR

\* Multiply

: Concatenation

Arithmetic subtraction symbol or negation symbol (two's complement)

### **Condition Codes**

Bit not changed

0 Bit always cleared

1 Bit always set

 $\Delta$  Bit cleared or set, depending on operation

→ Bit can be cleared, cannot become set